MO2.L7.1
MiNeuron: Minimal Neuron Realization for Fast FPGA SNN Inference Using Logic Optimization
Daniel Windhager, Lothar Ratschbacher, Silicon Austria Labs, Austria; Bernhard A. Moser, Software Competence Center Hagenberg, Austria; Michael Lunglmayr, Johannes Kepler University, Austria
Session:
MO2.L7: Digit Recognition – Low Power and Speed Challenge Lecture
Track:
Challenge Sessions
Location:
Room 5 (GC1)
Presentation Time:
Mon, 15 Sep, 10:00 - 10:45 Anchorage Time (UTC -8)
Presentation
Discussion
Resources
No resources available.
Session MO2.L7
MO2.L7.1: MiNeuron: Minimal Neuron Realization for Fast FPGA SNN Inference Using Logic Optimization
Daniel Windhager, Lothar Ratschbacher, Silicon Austria Labs, Austria; Bernhard A. Moser, Software Competence Center Hagenberg, Austria; Michael Lunglmayr, Johannes Kepler University, Austria
MO2.L7.2: SFATTI: SPIKING FPGA ACCELERATOR FOR TEMPORAL TASK-DRIVEN INFERENCE - A CASE STUDY ON MNIST
Alessio Caviglia, Filippo Marostica, Alessio Carpegna, Alessandro Savino, Stefano Di Carlo, Politecnico di Torino, Italy
Contacts